Icera Canada Ulc

Canada

Retour au propriétaire

1-18 de 18 pour Icera Canada Ulc Trier par
Recheche Texte
Affiner par
Juridiction
        International 11
        États-Unis 7
Classe IPC
H04B 1/04 - Circuits 7
H04B 1/40 - Circuits 3
H04B 7/005 - Commande de la transmissionÉgalisation 3
H04Q 7/32 - null 3
H03L 7/099 - Détails de la boucle verrouillée en phase concernant principalement l'oscillateur commandé de la boucle 2
Voir plus
Résultats pour  brevets

1.

System and method for transceiver control of peripheral components

      
Numéro d'application 12598715
Numéro de brevet 08451881
Statut Délivré - en vigueur
Date de dépôt 2008-05-05
Date de la première publication 2010-05-20
Date d'octroi 2013-05-28
Propriétaire Icera Canada ULC (Canada)
Inventeur(s) Devison, Stephen Arnold

Abrégé

Peripheral components of a wireless radio system can be controlled by a wireless transceiver. The transceiver stores parallel or serial bit patterns in memory, each bit pattern corresponding to a particular control configuration for one or more peripheral components. A further control device, such as baseband controller, issues an address corresponding to the desired functional operation of the peripheral components to the transceiver. A memory sub-system of the transceiver uses the address to output the appropriate bit pattern. The bit pattern can be provided in parallel to statically control individual control lines, or can be converted into a serial bitstream decodable by a command decoder. The command decoder can then decode the bitstream and locally issue the appropriate control signals for the peripheral components.

Classes IPC  ?

  • H04B 1/38 - Émetteurs-récepteurs, c.-à-d. dispositifs dans lesquels l'émetteur et le récepteur forment un ensemble structural et dans lesquels au moins une partie est utilisée pour des fonctions d'émission et de réception

2.

Current controlled biasing for current-steering based RF variable gain amplifiers

      
Numéro d'application 12520513
Numéro de brevet 08270917
Statut Délivré - en vigueur
Date de dépôt 2007-12-20
Date de la première publication 2010-04-15
Date d'octroi 2012-09-18
Propriétaire Icera Canada ULC (Canada)
Inventeur(s)
  • Embabi, Sherif H. K.
  • Bellaouar, Abdellatif
  • Frechette, Michel J. G. J. P.

Abrégé

An adaptive current control circuit for reduced power consumption and minimized gain shift in a variable gain amplifier. An automatic gain control circuit provides gain control voltages in response to a gain control signal. The gain control voltages are used by the variable gain amplifier to set the gain of the output signal for wireless transmit operations. The adaptive current control circuit receives the same gain control voltages for reducing current to the variable gain amplifier during low gain operation, while providing higher currents during high gain operation. The current that is provided is a hybrid mix of proportional to absolute temperature (PTAT) current and complementary to absolute temperature (CTAT) current for minimizing temperature effects on the gain. The ratio of PTAT current and CTAT current is adjustable for specific temperature ranges to further minimize temperature effects on the gain.

Classes IPC  ?

3.

A PASSIVE TRANSMITTER ARCHITECTURE WITH SWITCHABLE OUTPUTS FOR WIRELESS APPLICATIONS

      
Numéro d'application CA2009001221
Numéro de publication 2010/025556
Statut Délivré - en vigueur
Date de dépôt 2009-09-08
Date de publication 2010-03-11
Propriétaire ICERA CANADA ULC (Canada)
Inventeur(s)
  • Bellaouar, Abdellatif
  • Lee, See Taur
  • Fang, Sher Jiun
  • Embabi, Sherif H.K.
  • Manku, Tajinder

Abrégé

A transmitter architecture having a single signal path or hardware to cover WCDMA/EDGE/GSM applications, and requires no SAW at the transmitter outputs. The transmitter architecture allows for a transmit convergence feature. A passive mixer with unique driver and furthermore using native devices available from the CMOS process for the mixer cores enables low voltage and low power design, low output noise and high linearity. A digital variable gain amplifier has the capability to cover wide output dynamic range operated from low supply voltage and interfaced digitally with the baseband circuit without DAC. A single transformer is used to combine the outputs from the WCDMA/EDGE and GSM drivers and subsequently convert the differential signal paths into a single-ended signal. RF switches are used to divert the output from the transformer to different bands and applications.

Classes IPC  ?

  • H04W 88/06 - Dispositifs terminaux adapté au fonctionnement dans des réseaux multiples, p. ex. terminaux multi-mode
  • H03F 3/45 - Amplificateurs différentiels
  • H04B 1/04 - Circuits

4.

METHOD AND SYSTEM FOR CALIBRATING A FREQUENCY SYNTHESIZER

      
Numéro d'application CA2009001239
Numéro de publication 2010/025563
Statut Délivré - en vigueur
Date de dépôt 2009-09-08
Date de publication 2010-03-11
Propriétaire ICERA CANADA ULC (Canada)
Inventeur(s)
  • Bellaouar, Abdellatif
  • Fridi, Ahmed, R.
  • Fang, Sher Jiun
  • Safiri, Hamid

Abrégé

A digital frequency synthesizer with an automatic calibration system. The digital frequency synthesizer is calibrated by initiating a coarse tuning operation to rapidly reach a preliminary frequency that is proximate to the desired final frequency. A calibration procedure is then executed for adjusting gain in the frequency synthesizer based on the preliminary frequency. This test involves applying one or more test signals to the frequency synthesizer and measuring a signal generated in the frequency synthesizer. This measured signal corresponds to a gain response of the circuit at the preliminary frequency. When the expected gain is known, any difference relative to the gain of the measured signal is used to adjust the gain in a circuit of the frequency synthesizer such that the actual gain substantially matches the expected gain.

Classes IPC  ?

  • H03L 7/099 - Détails de la boucle verrouillée en phase concernant principalement l'oscillateur commandé de la boucle
  • H03L 7/18 - Synthèse de fréquence indirecte, c.-à-d. production d'une fréquence désirée parmi un certain nombre de fréquences prédéterminées en utilisant une boucle verrouillée en fréquence ou en phase en utilisant un diviseur de fréquence ou un compteur dans la boucle
  • H04W 88/02 - Dispositifs terminaux

5.

A METHOD AND CIRCUIT FOR FRACTIONAL RATE PULSE SHAPING

      
Numéro d'application CA2009001240
Numéro de publication 2010/025564
Statut Délivré - en vigueur
Date de dépôt 2009-09-08
Date de publication 2010-03-11
Propriétaire ICERA CANADA ULC (Canada)
Inventeur(s) Safiri, Hamid

Abrégé

A method and system for fractionally converting sample rates. Fractional rate conversion for a transmit path of a transceiver is achieved by upsampling an input signal having a first sample rate by a first integer factor, removing aliasing resulting from the upconversion process, and then downsampling the intermediate signal by a second integer factor to provide a final signal having a second sample rate. The first factor and the second factor are selected to obtain a desired output sample rate that is a fraction of the sample rate of the input signal.

Classes IPC  ?

  • H03L 7/197 - Synthèse de fréquence indirecte, c.-à-d. production d'une fréquence désirée parmi un certain nombre de fréquences prédéterminées en utilisant une boucle verrouillée en fréquence ou en phase en utilisant un diviseur de fréquence ou un compteur dans la boucle une différence de temps étant utilisée pour verrouiller la boucle, le compteur comptant entre des nombres variables dans le temps ou le diviseur de fréquence divisant par un facteur variable dans le temps, p. ex. pour obtenir une division de fréquence fractionnaire
  • H03H 17/02 - Réseaux sélecteurs de fréquence
  • H03K 11/00 - Transformation de types de modulation, p. ex. transformation d'impulsions modulées en position en impulsions modulées en durée
  • H03K 5/13 - Dispositions ayant une sortie unique et transformant les signaux d'entrée en impulsions délivrées à des intervalles de temps désirés
  • H03K 5/159 - Applications des lignes à retard non couvertes par les sous-groupes précédents
  • H04L 12/20 - Dispositions pour la fourniture de services particuliers aux abonnés pour convertir la vitesse de transmission de la vitesse inhérente d'une sous-station à la vitesse inhérente d'autres sous-stations
  • H04W 16/00 - Planification du réseau, p. ex. outils de planification de couverture ou de traficDéploiement de réseau, p. ex. répartition des ressources ou structures des cellules

6.

A METHOD AND SYSTEM FOR DYNAMIC SIGNAL TO NOISE RATIO ADJUSTMENT IN A TRANSCEIVER

      
Numéro d'application CA2009001246
Numéro de publication 2010/025568
Statut Délivré - en vigueur
Date de dépôt 2009-09-08
Date de publication 2010-03-11
Propriétaire ICERA CANADA ULC (Canada)
Inventeur(s)
  • Devison, Steven, Arnold
  • Manku , Tajinder

Abrégé

A method and system for dynamically adjusting the signal to noise ratio (SNR) of the downconverted signal in the receive path of a transceiver. The system extracts the SNR from an unchanging repeated data pattern that accompanies data in the received signal, and compares it to the desired SNR in order to determine whether an SNR adjustment is required or not. Because the repeated data pattern is known, this repeated data pattern can be extracted from the input signal, and the measured SNR of the repeated data pattern corresponds to the SNR of the data. If the measured SNR is lower than the desired SNR, the system controls circuitry in the receiver for adjusting the SNR. In an embodiment, the system adjusts the SNR in the received signal by reducing the effects of the second order intermodulation products (IP2), and the third order intermodulation products (IM3) in the mixer and the low noise amplifier of the receiver.

Classes IPC  ?

  • H04B 1/10 - Dispositifs associés au récepteur pour limiter ou supprimer le bruit et les interférences
  • H04B 1/40 - Circuits
  • H04W 88/02 - Dispositifs terminaux

7.

Closed-loop digital power control for a wireless transmitter

      
Numéro d'application 12520448
Numéro de brevet 08509290
Statut Délivré - en vigueur
Date de dépôt 2007-12-21
Date de la première publication 2010-02-04
Date d'octroi 2013-08-13
Propriétaire Icera Canada ULC (Canada)
Inventeur(s)
  • Bellaouar, Abdellatif
  • Manku, Tajinder

Abrégé

A closed loop power output calibration system for variable power output wireless devices. The wireless device includes a wireless transceiver having a transmit core coupled to a discrete power amplifier. Power detection circuitry formed in the wireless transceiver provides a detected power level of the power amplifier, and a reference power level, both of which are converted to digital signals using existing I and Q signal analog to digital converters in the receiver core. The digital signals are processed to cancel power distortion and temperature effects to provide a resulting power feedback signal. Corrective control signals are generated in response to the power feedback signal relative to a desired power output level. The gain in the transmit core is then adjusted in response to the corrective control signals such that the power amplifier outputs the target output power level.

Classes IPC  ?

  • H04B 1/38 - Émetteurs-récepteurs, c.-à-d. dispositifs dans lesquels l'émetteur et le récepteur forment un ensemble structural et dans lesquels au moins une partie est utilisée pour des fonctions d'émission et de réception

8.

Hybrid linear and polar modulation apparatus

      
Numéro d'application 11778849
Numéro de brevet 07623000
Statut Délivré - en vigueur
Date de dépôt 2007-07-17
Date de la première publication 2009-01-22
Date d'octroi 2009-11-24
Propriétaire Icera Canada ULC (Canada)
Inventeur(s)
  • Manku, Tajinder
  • Bellaouar, Abdellatif

Abrégé

The invention is directed at a hybrid modulation apparatus which combines a polar modulation circuit and a linear modulation circuit. The hybrid apparatus allows a communications device to function as a polar or a linear modulation circuit with less components as the output of the linear modulation circuit is an input of the polar modulation circuit.

Classes IPC  ?

  • H04L 27/20 - Circuits de modulationCircuits émetteurs
  • H04L 27/36 - Circuits de modulationCircuits émetteurs

9.

SYSTEM AND METHOD FOR TRANSCEIVER CONTROL OF PERIPHERAL COMPONENTS

      
Numéro d'application CA2008000856
Numéro de publication 2008/134884
Statut Délivré - en vigueur
Date de dépôt 2008-05-05
Date de publication 2008-11-13
Propriétaire ICERA CANADA ULC (Canada)
Inventeur(s) Devison, Stephen, Arnold

Abrégé

Peripheral components of a wireless radio system can be controlled by a wireless transceiver. The transceiver stores parallel or serial bit patterns in memory, each bit pattern corresponding to a particular control configuration for one or more peripheral components. A further control device, such as baseband controller, issues an address corresponding to the desired functional operation of the peripheral components to the transceiver. A memory sub-system of the transceiver uses the address to output the appropriate bit pattern. The bit pattern can be provided in parallel to statically control individual control lines, or can be converted into a serial bitstream decodable by a command decoder. The command decoder can then decode the bitstream and locally issue the appropriate control signals for the peripheral components.

Classes IPC  ?

  • H04B 1/40 - Circuits
  • H04B 7/005 - Commande de la transmissionÉgalisation
  • H04B 7/26 - Systèmes de transmission radio, c.-à-d. utilisant un champ de rayonnement pour communication entre plusieurs postes dont au moins un est mobile
  • H04Q 7/32 -

10.

Automatic IIP2 calibration architecture

      
Numéro d'application 11626964
Numéro de brevet 07742747
Statut Délivré - en vigueur
Date de dépôt 2007-01-25
Date de la première publication 2008-07-31
Date d'octroi 2010-06-22
Propriétaire Icera Canada ULC (Canada)
Inventeur(s)
  • Manku, Tajinder
  • Bellaouar, Abdellatif
  • Holden, Alan
  • Safiri, Hamid R.

Abrégé

An integrated automatic IIP2 calibration architecture for wireless transceivers is disclosed. The architecture enables a wireless transceiver to generate a test radio frequency (RF) signal having a second order tone with minimal additional circuitry. In particular, the test RF signal is generated using a combination of native transceiver circuits and test adaptor circuits. Native transceiver circuits are those circuits implemented on the transceiver chip for executing native transceiver functions during normal operation, which can be used for generating the test (RF) signal. Test adaptor circuits are added to the transceiver chip, more specifically to the native circuits, for enabling the native circuits to generate the test RF signal in a self-test mode of operation. Circuits for implementing a particular IIP2 minimizing scheme can be included on the transceiver chip for automatic IIP2 calibration during the self-test mode of operation.

Classes IPC  ?

11.

AUTOMATIC IIP2 CALIBRATION ARCHITECTURE

      
Numéro d'application CA2008000162
Numéro de publication 2008/089574
Statut Délivré - en vigueur
Date de dépôt 2008-01-25
Date de publication 2008-07-31
Propriétaire ICERA CANADA ULC (Canada)
Inventeur(s)
  • Manku, Tajinder
  • Bellaouar, Abdellatif
  • Holden, Alan, R.
  • Safiri, Hamid, R.

Abrégé

An integrated automatic IIP2 calibration architecture for wireless transceivers is disclosed. The architecture enables a wireless transceiver to generate a test radio frequency (RF) signal having a second order tone with minimal additional circuitry. In particular, the test RF signal is generated using a combination of native transceiver circuits and test adaptor circuits. Native transceiver circuits are those circuits implemented on the transceiver chip for executing native transceiver functions during normal operation, which can be used for generating the test (RF) signal. Test adaptor circuits are added to the transceiver chip, more specifically to the native circuits, for enabling the native circuits to generate the test RF signal in a self-test mode of operation. Circuits for implementing a particular IIP2 minimizing scheme can be included on the transceiver chip for automatic IIP2 calibration during the self-test mode of operation.

Classes IPC  ?

12.

DIGITAL LINEAR TRANSMITTER ARCHITECTURE

      
Numéro d'application CA2007002252
Numéro de publication 2008/077235
Statut Délivré - en vigueur
Date de dépôt 2007-12-14
Date de publication 2008-07-03
Propriétaire ICERA CANADA ULC (Canada)
Inventeur(s)
  • Manku, Tajinder
  • Bellaouar, Abdellatif

Abrégé

A digital linear transmitter for digital to analog conversion of a radio frequency signal. The transmitter includes a delta sigma (ﶴ㡛) digital to analog converter (DAC) and a weighted signal digital to analog converter in the transmit path of a wireless device to reduce reliance on relatively large analog components. The ﶴ㡛 DAC converts the lowest significant bits of the oversampled signal while the weighted signal digital to analog converter converts the highest significant bits of the oversampled signal. The transmitter core includes components for providing an oversampled modulated digital signal which is then subjected to first order filtering of the oversampled signal prior to generating a corresponding analog signal. The apparatus and method reduces analog components and increases digital components in transmitter core architecture of wireless RF devices.

Classes IPC  ?

  • H04B 1/04 - Circuits
  • H03M 1/66 - Convertisseurs numériques/analogiques
  • H03M 3/00 - Conversion de valeurs analogiques en, ou à partir d'une modulation différentielle

13.

DIGITAL CHARGE PUMP PLL ARCHITECTURE

      
Numéro d'application CA2007002247
Numéro de publication 2008/074129
Statut Délivré - en vigueur
Date de dépôt 2007-12-13
Date de publication 2008-06-26
Propriétaire ICERA CANADA ULC (Canada)
Inventeur(s)
  • Manku, Tajinder
  • Snyder, Christopher

Abrégé

A digital phase lock loop (PLL) circuit having a digital charge pump circuit for providing digital signals corresponding to a difference in phase between an internal clock corresponding to a voltage controlled oscillator, and a reference clock. These digital signals are processed by a digital processing circuit for providing digital control signals. Some of the digital control signals are converted into an analog control signal to provide fine control of the voltage controlled oscillator, while the remaining digital control signals provide coarse control of the voltage controlled oscillator.

Classes IPC  ?

  • H03K 5/135 - Dispositions ayant une sortie unique et transformant les signaux d'entrée en impulsions délivrées à des intervalles de temps désirés par l'utilisation de signaux de référence de temps, p. ex. des signaux d'horloge
  • H03L 7/06 - Commande automatique de fréquence ou de phaseSynchronisation utilisant un signal de référence qui est appliqué à une boucle verrouillée en fréquence ou en phase
  • H03L 7/091 - Détails de la boucle verrouillée en phase concernant principalement l'agencement de détection de phase ou de fréquence, y compris le filtrage ou l'amplification de son signal de sortie le détecteur de phase ou de fréquence utilisant un dispositif d'échantillonnage
  • H03L 7/099 - Détails de la boucle verrouillée en phase concernant principalement l'oscillateur commandé de la boucle

14.

EDGE POWER RAMP USING LOGARITHMIC RESISTOR ATTENUATOR

      
Numéro d'application CA2007002318
Numéro de publication 2008/074147
Statut Délivré - en vigueur
Date de dépôt 2007-12-20
Date de publication 2008-06-26
Propriétaire ICERA CANADA ULC (Canada)
Inventeur(s)
  • Holden, Alan, R.
  • Safiri, Hamid, R.
  • Frechette, Michel, J., G., J., P.
  • Embabi, Sherif, H., K.
  • Bellaouar, Abdellatif
  • Devison, Stephen, Arnold
  • Manku, Tajinder

Abrégé

A power ramping circuit for use in the transmit path of a radio frequency (RF) circuit. The power ramping circuit includes parallel connected transistors used as logarithmic resistor attenuators for adjusting current to a mixer circuit in the transmit path. The parallel connected transistors can be sized differently, and are sequentially turned off to gradually increase the current provided to the mixer circuit. A ramp control circuit controls the parallel connected transistors in response to either an analog signal or a digital signal.

Classes IPC  ?

15.

CURRENT CONTROLLED BIASING FOR CURRENT-STEERING BASED RF VARIABLE GAIN AMPLIFIERS

      
Numéro d'application CA2007002329
Numéro de publication 2008/074149
Statut Délivré - en vigueur
Date de dépôt 2007-12-20
Date de publication 2008-06-26
Propriétaire ICERA CANADA ULC (Canada)
Inventeur(s)
  • Embabi, Sherif, H., K.
  • Bellaouar, Abdellatif
  • Frechette, Michel, J., G., J., P.

Abrégé

An adaptive current control circuit for reduced power consumption and minimized gain shift in a variable gain amplifier. An automatic gain control circuit provides gain control voltages in response to a gain control signal. The gain control voltages are used by the variable gain amplifier to set the gain of the output signal for wireless transmit operations. The adaptive current control circuit receives the same gain control voltages for reducing current to the variable gain amplifier during low gain operation, while providing higher currents during high gain operation. The current that is provided is a hybrid mix of proportional to absolute temperature (PTAT) current and complementary to absolute temperature (CTAT) current for minimizing temperature effects on the gain. The ratio of PTAT current and CTAT current is adjustable for specific temperature ranges to further minimize temperature effects on the gain.

Classes IPC  ?

16.

CLOSED-LOOP DIGITAL POWER CONTROL FOR A WIRELESS TRANSMITTER

      
Numéro d'application CA2007002352
Numéro de publication 2008/074158
Statut Délivré - en vigueur
Date de dépôt 2007-12-21
Date de publication 2008-06-26
Propriétaire ICERA CANADA ULC (Canada)
Inventeur(s)
  • Bellaouar, Abdellatif
  • Manku, Tajinder

Abrégé

A closed loop power output calibration system for variable power output wireless devices. The wireless device includes a wireless transceiver having a transmit core coupled to a discrete power amplifier. Power detection circuitry formed in the wireless transceiver provides a detected power level of the power amplifier, and a reference power level, both of which are converted to digital signals using existing I and Q signal analog to digital converters in the receiver core. The digital signals are processed to cancel power distortion and temperature effects to provide a resulting power feedback signal. Corrective control signals are generated in response to the power feedback signal relative to a desired power output level. The gain in the transmit core is then adjusted in response to the corrective control signals such that the power amplifier outputs the target output power level.

Classes IPC  ?

17.

Low noise CMOS transmitter circuit with high range of gain

      
Numéro d'application 11409092
Numéro de brevet 07593701
Statut Délivré - en vigueur
Date de dépôt 2006-04-24
Date de la première publication 2007-10-25
Date d'octroi 2009-09-22
Propriétaire Icera Canada ULC (Canada)
Inventeur(s)
  • Bellaouar, Abdellatif
  • Frechette, Michel J. G. J. P.

Abrégé

A CMOS automatic gain control (AGC) circuit that receives an analog control voltage and generates a temperature compensated gain voltage to linearly control the gain of a variable gain circuit operating in the sub-threshold region. A PTAT circuit having a resistor network coupled to a current mirror circuit operating in the sub-threshold region establishes a current having an proportional relationship to temperature. This current is used as a supply for a voltage to voltage converter circuit which generates an intermediate voltage in response to the analog control voltage. A linearizing circuit operating in the sub-threshold region pre-conditions the intermediate voltage, which is then applied to a variable gain circuit. The variable gain circuit is operated in the sub-threshold region, and the preconditioned intermediate voltage will control the amount of gain to be substantially linear with respect to the analog control voltage, and with a range of about 85 dB.

Classes IPC  ?

18.

Method and apparatus for down conversion of radio frequency (RF) signals

      
Numéro d'application 10505413
Numéro de brevet 07343135
Statut Délivré - en vigueur
Date de dépôt 2003-02-25
Date de la première publication 2005-08-18
Date d'octroi 2008-03-11
Propriétaire ICERA CANADA ULC (Canada)
Inventeur(s) Manku, Tajinder

Abrégé

There is a need for an inexpensive, high-performance, fully-integrable, multi-standard transceiver, which suppresses spurious noise signals. The invention provides a topology that satisfies this need, using a first signal generator which produces an oscillator signal f1 and a second signal generator which produces a mono-tonal mixing signal φ2, where f1 is a multiple of the frequency of φ2; and a logic circuit for generating a multi-tonal mixing signal φ1, where φ1*φ2 has significant power at the frequency of said local oscillator signal being emulated, neither of said cp1 nor said φ2 having significant power at the carrier frequency of said input signal x(t) or said LO signal being emulated.

Classes IPC  ?

  • H04B 7/14 - Systèmes relais
  • H04B 7/32 -
  • H04B 1/18 - Circuits d'entrée, p. ex. pour le couplage à une antenne ou à une ligne de transmission
  • H03J 7/32 - Balayage automatique d'une bande de fréquences avec présentation simultanée des fréquences reçues, p. ex. récepteurs panoramiques